# **EEDG/CE 6302**

# Microprocessors and Embedded Systems Electrical and Computer Engineering Erik Jonsson School of Engineering and Computer Science The University of Texas at Dallas Dr. Tooraj Nikoubin

**Project 1 (Part 1): Data Memory and Instruction Memory** 

**Submitted By:** 

Muripa Uppaluri (MXU220008)

**Chandanam Sai Nived (SXC210186)** 

# **Table of Contents**

| Content                              | Page Number |  |  |
|--------------------------------------|-------------|--|--|
| Data Memory Implementation           | 3           |  |  |
| Data Memory Testbench                | 3           |  |  |
| Schematic view of Data Memory        | 4           |  |  |
| Data Memory Waveforms                | 4           |  |  |
| Instruction Memory Implementation    | 5           |  |  |
| Instruction Memory Testbench         | 5           |  |  |
| Schematic View of Instruction Memory | 5           |  |  |
| Instruction Memory Waveforms         | 6           |  |  |
| Opcode Table for Instructions        | 6           |  |  |
| Lab Handout Questions and Answers    | 7           |  |  |

In this first lab project, we've designed two memories for MCU – the Data Memory and the Instruction Memory. We will be explaining about the implementation of each memory in the following sections.

### **Data Memory Implementation:**

The Data Memory in a microcontroller refers to the memory used to store data and variables that change dynamically during execution. In this project, we've used Verilog HDL to design a data memory with 8-bit address bus input that can access to every location of the memory array. This is a RAM with 8-bit data\_in input bus that can be used to write data into the memory and 8-bit data\_out output bus that is used to read the value out from the given memory location. We also have a 1-bit wr\_rd\_en input signal which helps to understand whether we want a write operation (write data into the specified address location) or a read operation (read data out from the specified address location). Also, we've used a clk input signal that is used to synchronize or coordinate the transfer of data between memory and microprocessor.

Since the data\_in bus is 8-bit wide, we've created a **memory array** where, **each location is 8 bits wide**, which means it can store 1 byte (8-bit) value and the array to have a **total of 256 locations**. So, this memory array can store up to 256 bytes of data.

To avoid any erroneous data from the memory, we first initialized every location of the memory array with 0 using a simple Verilog for loop that would iterate over all the 256 locations and write 0 into these locations.

The memory is updated on the rising edge of the clk signal only if the wr\_rd\_en signal is asserted. So, a write operation occurs only when the wr\_rd\_en signal is asserted. During this write operation, the data from the data\_in input signal is transferred to the memory location specified by the addr\_in input bus. When the wr\_rd\_en signal is deasserted, read operation occurs, the value stored in the address location specified by addr\_in bus is assigned to the data\_out output bus. we've used non-blocking assignments for this sequential logic block.

### Data Memory Testbench –

We've created a simple testbench to verify this data memory. In this testbench module, we've declared all **the input ports as reg datatype** so that they can hold the changing values of stimulus and the output port as wire data type. The device under test is instantiated using **port-map instantiation**. Initially, all the inputs are initialized to 0 and then, random value is assigned to the addr\_in and data\_in inputs while the wr\_rd\_en signal is held high. This verifies the write operation. The wr\_rd\_en signal is then deasserted to verify the read operation. **\$stop** system task is used to end the program. The testbench can be developed to be more random using **\$urandom** system task to generate data. We've also used **\$display** statements to check the read write operations and print the result statement using if condition. This helped me to check the result quickly instead of viewing the waveforms directly to analyze the result.

### Schematic view of the Data memory -



### Data memory waveform with Write Read transactions -



### **Instruction Memory Implementation:**

The instruction memory stores the instructions to be implemented by the processor. It is usually ROM or flash memory and ensures the instructions are not lost or overwritten during runtime. In this project, we've used Verilog HDL to design an instruction memory with 8-bit addr\_in bus input and 17-bit data\_out bus.

We've created a **memory array** where, **each location is 17 bits wide**, which means it can store 17 bits instruction and the array to have a total of **256 locations**. So, this memory array can store up to 256 bytes of data. We've developed a simple instruction memory using **always block that trigger with a change in addr\_in value**. Whenever addr\_in value changes, the data/instruction in memory array in the given addr\_in location is assigned to the data\_out bus using **nonblocking** assignment. We've used a separate initial block to load in the instructions into the memory.

### Instruction Memory Testbench –

We've created a simple testbench to verify this instruction memory. In this testbench module, we've declared all the input ports as reg datatype so that they can hold the changing values of stimulus and the output port as wire data type. The device under test is instantiated using port-map instantiation. The testbench logic is simple, just **input random values on addr\_in bus and check the instruction on data\_out bus**. This **data\_out must be equal to the expected instruction** that we've loaded initially in the DUT code.

## <u>Schematic View of Instruction Memory –</u>



### **Instruction Memory waveform –**



### Opcode Table for the Instructions -

Since we have 5 bits for opcode (Instruction [17:12]), we can have upto 32 opcodes for this MCU. A few of them can be:



# **Lab Handout Questions**

ROM means Read Only Memory
 PROM means Programmable Read Only Memory
 EPROM means Erasable Programmable Read Only Memory
 EEPROM mean Electrically Erasable Programmable Read Only Memory

| Memory Type | Pros     |                                                  | Cons |                                             |
|-------------|----------|--------------------------------------------------|------|---------------------------------------------|
| ROM         | a)<br>b) | Permanent storage of data.  No loss of data even | a)   | Data cannot be modified during runtime.     |
|             | J 5)     | when power is off.                               | b)   | If changes are needed                       |
|             | c)       | More reliable.                                   |      | in memory, chip must                        |
|             | d)       | Less prone to failures.                          |      | be replaced with new memory and             |
|             |          |                                                  |      | reprogrammed.                               |
| PROM        | a)       | Programming can be done using software.          | a)   | Limited to one-time programming.            |
|             | b)       | Can be programmed                                |      |                                             |
|             |          | only once.                                       |      |                                             |
| EPROM       | a)       | Non volatile.                                    | a)   | Cannot erase parts of                       |
|             | b)       | Can be erased and                                |      | memory, full content                        |
|             |          | reprogrammed.                                    |      | needs to be erased.                         |
|             | c)       | Cost effective                                   | b)   | Static power                                |
|             |          | compared to PROM                                 |      | consumption is high because of transistors. |
| EEPROM      | a)       | Can be reprogrammed                              | a)   | Slower than other                           |
|             |          | and erased and                                   |      | memory types.                               |
|             |          | electronically.                                  | b)   | More expensive than                         |
|             | b)       | Can be reprogrammed multiple times.              |      | other memory types.                         |
|             | c)       | No need for UV light                             |      |                                             |
|             |          | to erase data.                                   |      |                                             |

Flash Memory can be erased and reprogrammed multiple times. It is generally slower than RAM but faster than ROM. Used in many types of storage devices such as USB drives, memory cards, SSDs, etc.

2. Data stored in program memory is larger than in data memory because program memory is used to store both the program instructions and constant data, while data memory is used to store only variable data. Program memory has a larger size compared to data memory in MCUs to accommodate the larger size of program instructions.

In this project, we've taken data memory array with 256 locations, each 8 bit wide while program memory has 256 locations, each with 17 bits of data. Hence data memory can store upto 2048 bits while program memory can store 4352 bits of data.